# **DLC Display Co., Limited**





MODEL No: DLC0154BNOG-W-1

TEL: 86-755-86029824

FAX: 86-755-86029827

E-MAIL: <a href="mailto:sales@dlcdisplay.com">sales@dlcdisplay.com</a>

WEB: www.dlcdisplay.com



## **Record of Revision**

| Date       | Revision No. | Summary            |
|------------|--------------|--------------------|
| 2012-06-17 | 1.0          | Rev 1.0 was issued |
|            |              |                    |
|            |              |                    |
|            |              |                    |
|            |              |                    |
|            |              |                    |
|            |              |                    |
|            |              |                    |
|            |              |                    |
|            |              |                    |
|            |              |                    |
|            |              |                    |
|            |              |                    |
|            |              |                    |
|            |              |                    |
|            |              |                    |
|            |              |                    |
|            |              |                    |
|            |              |                    |
|            |              |                    |
|            |              |                    |
|            |              |                    |
|            |              |                    |
|            |              |                    |
|            |              |                    |
|            |              |                    |
|            |              |                    |
|            |              |                    |
|            |              |                    |
|            |              |                    |
|            |              |                    |
|            |              |                    |
|            |              |                    |
|            |              |                    |



### 1. <u>Scope</u>

This data sheet is to introduce the specification of DLC0154BNOG-W-1, passive matrix OLED module. It is composed of an OLED panel, driver ICs. The 1.54'' display area contains 128 x 64 pixels.

## 2. Application

Digital equipments which need display, instrumentation, remote control, electronic product.

## 3. General Information

| ltem                         | Contents                                  | Unit |
|------------------------------|-------------------------------------------|------|
| Size                         | 1.54                                      | inch |
| Resolution                   | 128×64                                    | /    |
| Display Color                | Monochrome (White)                        | /    |
| Interface                    | 8-bit 68XX/80XX Parallel, 4-wire SPI, I2C | /    |
| Dot Size (W×H)               | 0.254 × 0.254                             | mm   |
| Pixel pitch (W×H)            | 0.274 × 0.274                             | mm   |
| Outline Dimension(W x H x D) | 42.04 × 27.22 × 1.45                      | mm   |
| Active Area (W×H)            | 35.052 × 17.516                           | mm   |
| Driver IC                    | SSD1309                                   | /    |
| Drive Duty                   | 1/64 Duty                                 | /    |
| Operating Temperature        | -40°C~+70°C                               |      |
| Storage Temperature          | -40℃~+85℃                                 |      |



## 4. Outline Drawing





## 5. Interface signals

| Pin Number | Symbol        | ١/٥ |                                                                                                                                                                               |                                                                                                                                                        | Function                                                                                          |                                                                           |                                                                                                                                                                  |
|------------|---------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | N.C.<br>(GND) | -   | <i>Reserved Pin (Supporting Pin)</i><br>The supporting pins can reduce the influences from stresses on the function<br>pins. These pins must be connected to external ground. |                                                                                                                                                        |                                                                                                   |                                                                           |                                                                                                                                                                  |
| 2          | VLSS          | Р   | <i>Ground of An</i><br>This is an ana                                                                                                                                         | alog Circuit<br>Ilog ground pin. It s                                                                                                                  | hould be connec                                                                                   | ted to VSS e                                                              | externally.                                                                                                                                                      |
| 3          | VSS           | Р   | This is a gro                                                                                                                                                                 | Ground of Logic Circuit<br>This is a ground pin. It also acts as a reference for the logic pins. It must be<br>connected to external ground.           |                                                                                                   |                                                                           |                                                                                                                                                                  |
| 4          | N.C.          | -   | Reserved Pin<br>The N.C. pins<br>design.                                                                                                                                      | s between function                                                                                                                                     | n pins are reserv                                                                                 | red for com                                                               | patible and flexible                                                                                                                                             |
| 5          | VDD           | Р   |                                                                                                                                                                               | <i>y for Logic Circuit</i><br>age supply pin. It ma                                                                                                    | ust be connected                                                                                  | to external                                                               | source.                                                                                                                                                          |
|            |               |     | Communicating Protocol Select<br>These pins are MCU interface selection input. See the following table:                                                                       |                                                                                                                                                        |                                                                                                   |                                                                           |                                                                                                                                                                  |
|            | DC2           |     |                                                                                                                                                                               | 68XX-parallel                                                                                                                                          | 80XX-parallel                                                                                     | I2C                                                                       | 4-wire SPI                                                                                                                                                       |
| 6<br>7     | BS2<br>BS1    | I   | BS1                                                                                                                                                                           | 0                                                                                                                                                      | 1                                                                                                 | 1                                                                         | 0                                                                                                                                                                |
|            |               |     | BS2 1 1 0 0                                                                                                                                                                   |                                                                                                                                                        |                                                                                                   |                                                                           |                                                                                                                                                                  |
| 8          | CS#           | 1   |                                                                                                                                                                               | ne chip select inpu<br>5# is pulled low.                                                                                                               | t. The chip is en                                                                                 | abled for M                                                               | 1CU communication                                                                                                                                                |
| 9          | RES#          | 1   | -                                                                                                                                                                             | for Controller and L<br>eset signal input. V                                                                                                           |                                                                                                   | ow, initializ                                                             | zation of the chip is                                                                                                                                            |
| 10         | D/C#          | I   | D7~D0 is tre<br>D7~D0 will b<br>MCU interfac<br>When the pi<br>SDIN is trea                                                                                                   | ta/Command contr<br>eated as display da<br>e transferred to th<br>e signals, please re<br>n is pulled high an<br>ted as data. Whe<br>o the command reg | ata. When the p<br>ne command reg<br>fer to the Timing<br>d serial interface<br>n it is pulled lo | oin is pulled<br>ister. For d<br>Characteris<br>e mode is s<br>ow, the da | ed high, the input at<br>d low, the input at<br>letail relationship to<br>stics Diagrams.<br>elected, the data at<br>ta at SDIN will be<br>acts as SAO for slave |



| 11    | R/W#          | I   | Read/Write Select or Write<br>This pin is MCU interface input. When interfacing to a68XX-series<br>microprocessor, this pin will be used as Read/Write (R/W#) selection input. Pull<br>this pin to "High" for read mode and pull it to "Low" for write mode.<br>When 80XX interface mode is selected, this pin will be the Write (WR#) input.<br>Data write operation is initiated when this pin is pulled low and the CS# is<br>pulled low.    |
|-------|---------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12    | E/RD#         | I   | Read/Write Enable or Read<br>This pin is MCU interface input. When interfacing to a68XX-series<br>microprocessor, this pin will be used as the Enable (E) signal. Read/write<br>operation is initiated when this pin is pulled high and the CS# is pulled low.<br>When connecting to an 80XX-microprocessor, this pin receives the Read (RD#)<br>signal. Data read operation is initiated when this pin is pulled low and CS# is<br>pulled low. |
| 13~20 | D7~D0         | I/O | Host Data Input/Output Bus<br>These pins are 8-bit bi-directional data bus to be connected to the<br>microprocessor's data bus. When serial mode is selected, D1 will be the serial<br>data input SDIN and D0 will be the serial clock input SCLK. When I2Cmode is<br>selected, D2 & D1 should be tired together and serve as SDA out & SDA in<br>application and D0 is the serial clock input SCL.                                             |
| 21    | IREF          | I   | <i>Current Reference for Brightness Adjustment</i><br>This pin is segment current reference pin. A resistor should be connected<br>between this pin and VSS. Set the current lower than 10 A.                                                                                                                                                                                                                                                   |
| 22    | VCOMH         | I   | Voltage Output High Level for COM Signal<br>This pin is the input pin for the voltage output high level for COM signals. A<br>capacitor should be connected between this pin and VSS.                                                                                                                                                                                                                                                           |
| 23    | VCC           | Р   | <i>Power Supply for OEL Panel</i><br>This is the most positive voltage supply pin of the chip. It must be supplied<br>externally.                                                                                                                                                                                                                                                                                                               |
| 24    | N.C.<br>(GND) | -   | <i>Reserved Pin (Supporting Pin)</i><br>The supporting pins can reduce the influences from stresses on the function<br>pins. These pins must be connected to external ground.                                                                                                                                                                                                                                                                   |



## 6. Absolute maximum Ratings

#### 6.1. Electrical Absolute max. ratings

| Parameter             | Symbol | MIN  | ΜΑΧ | Unit | Remark |
|-----------------------|--------|------|-----|------|--------|
| Supply Voltage        | VDD    | -0.3 | 4.0 | V    | 1,2    |
| Driver supply voltage | VCC    | 0    | 15  | V    |        |

Note 1: All the above voltages are on the basis of "VSS = 0V".

Note 2: When this module is used beyond the above absolute maximum ratings, permanent breakage of the module may occur. Also, for normal operations, it is desirable to use this module under the conditions according to Section 7 and 9 "Optical & Electrical Characteristics". If this module is used beyond these conditions, malfunctioning of the module can occur and the reliability of the module may deteriorate.

#### 6.2. Environment Conditions

| ltem                  | Symbol | MIN | ΜΑΧ | Unit | Remark |
|-----------------------|--------|-----|-----|------|--------|
| Operating Temperature | TOPR   | -40 | 70  | Ĉ    |        |
| Storage Temperature   | TSTG   | -40 | 85  | °C   |        |



## 7. Electrical Specifications

#### 7.1 Electrical characteristics

GND=0V, Ta=25℃

| Item                          | Symbol     | MIN     | ТҮР  | MAX     | Unit       | Remark                           |
|-------------------------------|------------|---------|------|---------|------------|----------------------------------|
| Supply Voltage                | VDD        | 1.65    | 2.8  | 3.5     | V          |                                  |
| Supply Voltage for Display    | VCC        | 12.0    | 12.5 | 13.0    | V          | Note 1                           |
|                               | VIL        | 0       |      | 0.2×VDD | V          | I _ = 100 A, 3.3MHz              |
| Input Signal Voltage          | VIH        | 0.8×VDD |      | VDD     | V          | I <sub>OUT</sub> = 100 A, 3.3MHz |
|                               | VOL        | 0       | -    | 0.1×VDD | V          | I = 100 A, 3.3MHz                |
| output Signal Voltage         | VOH        | 0.9×VDD | -    | VDD     | V          | I <sub>out</sub> = 100 A, 3.3MHz |
| Operating Current for VDD     | IDD        |         | 180  | 300     | u <b>A</b> |                                  |
|                               | 166        |         | 20.5 | 25.6    | mA         | Note 2                           |
| Operating Current for VCC     | ICC        |         | 35.8 | 44.8    | mA         | Note 3                           |
| Sleep Mode Current for<br>VDD | IDD, SLEEP | -       | 1    | 5       | А          |                                  |
| Sleep Mode Current for<br>VCC | ICC, SLEEP | -       | 2    | 10      | А          |                                  |

Note 1: Brightness (Lbr) and Supply Voltage for Display (VCC) are subject to the change of the panel characteristics and the customer's request.

Note 2: VDD = 2.8V, VCC = 12.5V, 50% Display Area Turn on.

Note 3: VDD = 2.8V, VCC = 12.5V, 100% Display Area Turn on.

7.2 Schematic of OLED module system





MCU Interface Selection: BS1 and BS2

Pins connected to MCU interface: D7~D0, E/RD#, R/W#, D/C#, RES#, and CS# C1, C3:  $0.1 \mu F$ 

- C1, C3. 0.1µ1 C2: 4.7µF
- C4: 10µF
- C5: 4.7µF / 25V Tantalum Capacitor
- R1: 910k $\Omega$ , R1 = (Voltage at IREF VSS) / IREF



## 8. Command/AC Timing

#### 8.1 AC Characteristics

#### 8.1.1 68XX-Series MPU Parallel Interface Timing Characteristics:

| Symbol | Description                          | Min | Max | Unit |
|--------|--------------------------------------|-----|-----|------|
| tcycle | System Cycle Time                    | 300 | -   | ns   |
| tAS    | Address Setup Time                   | 20  | -   | ns   |
| tAH    | Address Hold Time                    | 0   | -   | ns   |
| tDSW   | Write Data Setup Time                | 40  | -   | ns   |
| tDHW   | Write Data Hold Time                 | 20  | -   | ns   |
| tDHR   | Read Data Hold Time                  | 20  | -   | ns   |
| tOH    | Output Disable Time                  | -   | 70  | ns   |
| tACC   | Access Time                          | -   | 140 | ns   |
| DIMOSI | Chip Select Low Pulse Width (Read)   | 120 |     |      |
| PWCSL  | Chip Select Low Pulse width (Write)  | 60  |     | ns   |
| PWCSH  | Chip Select High Pulse Width (Read)  | 60  |     | nc   |
| PVVCSH | Chip Select High Pulse Width (Write) | 60  | -   | ns   |
| tR     | Rise Time                            | -   | 40  | ns   |
| tF     | Fall Time                            | -   | 40  | ns   |

\* (VDD - Vss = 1.65V to 3.3V,  $T_a = 25^{\circ}C$ )





#### 8.1.2 80XX-Series MPU Parallel Interface Timing Characteristics:

| Symbol | Description                          | Min | Max | Unit |
|--------|--------------------------------------|-----|-----|------|
| tcycle | Clock Cycle Time                     | 300 | -   | ns   |
| tAS    | Address Setup Time                   | 20  | -   | ns   |
| tAH    | Address Hold Time                    | 0   | -   | ns   |
| tDSW   | Write Data Setup Time                | 40  | -   | ns   |
| tDHW   | Write Data Hold Time                 | 15  | -   | ns   |
| tDHR   | Read Data Hold Time                  | 20  | -   | ns   |
| tOH    | Output Disable Time                  | -   | 70  | ns   |
| tACC   | Access Time                          | -   | 140 | ns   |
| tPWLR  | Read Low Time                        | 120 | -   | ns   |
| tPWLW  | Write Low Time                       | 60  | -   | ns   |
| tPWHR  | Read High Time                       | 60  | -   | ns   |
| tPWHW  | Write High Time                      | 60  | -   | ns   |
| tCS    | Chip Select Setup Time               | 0   | -   | ns   |
| tCSH   | Chip Select Hold Time to Read Signal | 0   | -   | ns   |
| tCSF   | Chip Select Hold Time                | 20  | -   | ns   |
| tR     | Rise Time                            | -   | 40  | ns   |
| tF     | Fall Time                            | -   | 40  | ns   |

\* (VDD - Vss = 1.65V to 3.3V, Ta =  $25^{\circ}C$ ) Write cycle (Form 1)







8.1.3 Serial Interface Timing Characteristics:

| Symbol | Description            | Min | Max | Unit |
|--------|------------------------|-----|-----|------|
| tcycle | Clock Cycle Time       | 100 | -   | ns   |
| tAS    | Address Setup Time     | 15  | -   | ns   |
| tAH    | Address Hold Time      | 15  | -   | ns   |
| tCSS   | Chip Select Hold Time  | 20  | -   | ns   |
| tCSH   | Write Data Setup Time  | 50  | -   | ns   |
| tDSW   | Write Data Setup Time  | 15  | -   | ns   |
| tDHW   | Write Data Hold Time   | 15  | -   | ns   |
| tCLKL  | Serial Clock Low Time  | 50  | -   | ns   |
| tCLKH  | Serial Clock High Time | 50  | -   | ns   |
| tR     | Rise Time              | -   | 40  | ns   |
| tF     | Fall Time              | -   | 40  | ns   |







| Symbol    | Description                                                                     | Min | Max | Unit |
|-----------|---------------------------------------------------------------------------------|-----|-----|------|
| tcycle    | Clock Cycle Time                                                                | 2.5 | -   | us   |
| tHSTART e | Start Condition Hold Tim                                                        | 0.6 | -   | us   |
|           | Data Hold Time (for "SDAOUT" Pin)                                               | 0   | -   | ns   |
| tHD       | Data Hold Time (for "SDAIN" Pin)                                                | 300 | -   | ns   |
| tSD       | Data Setup Time                                                                 | 100 | -   | ns   |
| tSSTART   | Start Condition Setup Time<br>(Only relevant for a repeated Start<br>condition) | 0.6 | -   | us   |
| tSSTOP    | Stop Condition Setup Time                                                       | 0.6 | -   | us   |
| tR        | Rise Time for Data and Clock Pin                                                |     | 300 | ns   |
| tF        | Fall Time for Data and Clock Pin                                                |     | 300 | ns   |
| tIDLE     | Idle Time before a New Transmission can Start                                   | 1.3 | -   | us   |

#### 8.1.3 I2C Interface Timing Characteristics:

\* (V<sub>DD</sub> - V<sub>SS</sub> = 1.65V to 3.3V,  $T_a = 25^{\circ}C$ )



- 8.2. Functional Specification
- 8.2.1 Commands

Refer to the Technical Manual for the SSD1309

#### 8.2.2 Power down and Power up Sequence

To protect OEL panel and extend the panel life time, the driver IC power up/down routine should include a delay period between high voltage and low voltage power sources during turn on/off. It gives the OEL panel enough time to complete the action of charge and discharge before/after the operation.

#### 8.2.2.1. Power up Sequence:

- 1. Power up VDD
  - 2. Send Display off command
  - 3. Initialization
  - 4. Clear Screen



- 5. Power up VCC 6. Delay 100ms (When VCC is stable) 7. Send Display on command VDD VCC VDD VSS/Ground 8.2.2.2 Power down Sequence: 1. Send Display off command 2. Power down VCC
  - 3. Delay 100ms (When VCC is reach 0 and panel is completely discharges)
  - 4. Power down VDD



#### 8.3 Reset Circuit

When RES# input is low, the chip is initialized with the following status:

- 1. Display is OFF
- 2. 128×64 Display Mode
- 3. Normal segment and display data column and row address mapping (SEG0mapped to column address 00H and COM0 mapped to row address 00H)
- 4. Shift register data clear in serial interface
- 5. Display start line is set at display RAM address 0
- 6. Column address counter is set at 0
- 7. Normal scan direction of the COM outputs
- 8. Contrast control register is set at 7FH
- 9. Normal display mode (Equivalent to A4h command)



#### 8.4 Actual Application Example

Command usage and explanation of an actual example <Initialization>



If the noise is accidentally occurred at the displaying window during the operation, please reset the display in order to recover the display function.



## 9. Optical Specification

| <b>Ta=25</b> ℃ |
|----------------|
|----------------|

| ltem           |       | Symbol | Condition         | Min  | Тур.    | Max. | Unit   | Remark         |
|----------------|-------|--------|-------------------|------|---------|------|--------|----------------|
| Contrast Ratio |       | CR     | θ=0°              |      | >2000:1 | -    |        | Note1<br>Note2 |
| View Angles    |       | Θ      |                   | >160 |         | -    | Degree | Note 3         |
| Chromaticity   | white | x      | Without           | 0.25 | 0.29    | 0.33 |        | Note4,         |
|                |       | У      | Polarizer         | 0.27 | 0.31    | 0.35 |        | Note1          |
| Luminance      |       | L      | With<br>Polarizer | 100  | 120     | -    | cd/m²  | Note1<br>Note5 |

\* Optical measurement taken at VDD = 2.8V, VCC = 12.5V.

Note 1: Definition of optical measurement system.

Temperature =  $25^{\circ}C(\pm 3^{\circ}C)$ 

LED back-light: ON, Environment brightness < 150 lx



Note 2: Contrast ratio is defined as follow:

Contrast Ratio =  $\frac{\text{Surface Luminance with all white pixels}}{\text{Surface Luminance with all black pixels}}$ 

Note 3: Viewing angle range is defined as follow:

Viewing angle is measured at the center point of the OLED.





Note 4: Color chromaticity is defined as follow: (CIE1931)



Color coordinates measured at center point of OLED.

Note 5: Luminance is defined as follow:

Luminance is defined as the brightness of all pixels "White" at the center of display area on optimum contrast.



## 10. Environmental / Reliability Tests

| No | Test Item                            | Condition                                                                                                | Judgment criteria                                              |
|----|--------------------------------------|----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|
| 1  | High Temp Operation                  | Ts=+70℃, 240hrs                                                                                          | Per table in below                                             |
| 2  | Low Temp Operation                   | Ta=-40℃, 240hrs                                                                                          | Per table in below                                             |
| 3  | High Temp Storage                    | Ta=+85 ℃ <i>,</i> 240hrs                                                                                 | Per table in below                                             |
| 4  | Low Temp Storage                     | Ta=-40℃, 240hrs                                                                                          | Per table in below                                             |
| 5  | High Temp & High<br>Humidity Storage | Ta=+60℃, 90% RH<br>120 hours                                                                             | Per table in below<br>(polarizer discoloration is<br>excluded) |
| 6  | Thermal Shock<br>(Non-operation)     | -40 $^\circ C$ 30 min~+85 $^\circ C$ 30 min,<br>Change time:5min, 24 Cycles                              | Per table in below                                             |
| 7  | ESD (Operation)                      | C=150pF, R=330Ω, 5points/panel<br>Air:±8KV, 5times;<br>Contact:±4KV, 5 times;                            | Per table in below                                             |
| 8  | Vibration<br>(Non-operation)         | Frequency range:10~55Hz,<br>Stroke:1.5mm<br>Sweep:10Hz~55Hz~10Hz 2 hours<br>for each direction of X.Y.Z. | Per table in below                                             |
| 9  | Shock<br>(Non-operation)             | 60G 6ms, ±X,±Y,±Z 3times,<br>for each direction                                                          | Per table in below                                             |
| 10 | Package<br>Drop Test                 | Height:80 cm,<br>1 corner, 3 edges, 6 surfaces                                                           | Per table in below                                             |

| INSPECTION         | CRITERION(after test)                                                               |
|--------------------|-------------------------------------------------------------------------------------|
| Appearance         | No Crack on the FPC, on the OLED Panel                                              |
| Alignment of OLED  | No Bubbles in the OLED Panel                                                        |
| Panel              | No other Defects of Alignment in Active area                                        |
| Electrical current | Within device specifications                                                        |
| Function / Display | No Broken Circuit, No Short Circuit or No Black line<br>No Other Defects of Display |



### 11. Precautions for Use of OLED Modules

#### 11.1 Safety

The liquid crystal in the OLED is poisonous. Do not put it in your mouth. If the liquid crystal touches your skin or clothes, wash it off immediately using soap and water.

#### 11.2 Handling

A. The OLED and touch panel is made of plate glass. Do not subject the panel to mechanical shock or to excessive force on its surface.

B. Do not handle the product by holding the flexible pattern portion in order to assure the reliability

C. Transparency is an important factor for the touch panel. Please wear clear finger sacks, gloves and mask to protect the touch panel from finger print or stain and also hold the portion outside the view area when handling the touch panel.

D. Provide a space so that the panel does not come into contact with other components.

E. To protect the product from external force, put a covering lens (acrylic board or similar board) and keep an appropriate gap between them.

F. Transparent electrodes may be disconnected if the panel is used under environmental conditions where dew condensation occurs.

G. Property of semiconductor devices may be affected when they are exposed to light, possibly resulting in IC malfunctions.

H. To prevent such IC malfunctions, your design and mounting layout shall be done in the way that the IC is not exposed to light in actual use.

#### 11.3 Static Electricity

A. Ground soldering iron tips, tools and testers when they are in operation.

- B. Ground your body when handling the products.
- C. Power on the OLED module before applying the voltage to the input terminals.
- D. Do not apply voltage which exceeds the absolute maximum rating.
- E. Store the products in an anti-electrostatic bag or container.

#### 11.4Storage

A. Store the products in a dark place at  $+25^{\circ}C \pm 10^{\circ}C$  with low humidity (40% RH to 60% RH). Don't expose to sunlight or fluorescent light.

B. Storage in a clean environment, free from dust, active gas, and solvent.

#### 11.5 Cleaning

A. Do not wipe the touch panel with dry cloth, as it may cause scratch.

B. Wipe off the stain on the product by using soft cloth moistened with ethanol. Do not allow ethanol to get in between the upper film and the bottom glass. It may cause peeling issue or defective operation. Do not use any organic solvent or detergent other than ethanol.

11.6 Cautions for installing and assembling

Bezel edge must be positioned in the area between the Active area and View area. The bezel may press the touch screen and cause activation if the edge touches the active area. A gap of approximately 0.5mm is needed between the bezel and the top electrode. It may cause unexpected activation if the gap is too narrow. There is a tolerance of 0.2 to 0.3mm for the outside dimensions of the touch panel and tail. A gap must be made to absorb the

tolerance in the case and connector.

